<?xml version="1.0" encoding="gbk"?> <rss version="2.0"><channel> <title>定阅帖子更新</title> <link>http://www.broadkey.com.cn/XML.ASP</link><description>TEAM Board - 科伟奇电子</description> <copyright>TEAM 2.0.5 Release</copyright><generator>TEAM Board by TEAM5.Cn Studio</generator> <ttl>30</ttl><item><link>http://www.broadkey.com.cn/Thread.asp?tid=569 </link><title>Communication&amp;nbsp;Test&amp;nbsp;and&amp;nbsp;Monitoring</title><author>jony</author><pubDate>2010/7/8 9:36:23</pubDate><description><![CDATA[<p>Communication test and monitoring equipment consists of various products in the wireline, wireless, optical, and telecommunication market segments. These products include network/protocol analyzers, spectrum analyzers, bit-error rate testers (BERT), voice over Internet protocol (VoIP) testers, SONET/SDH testers, and more.</p>
<p>Designing communication test products presents a two-fold challenge:</p>
<ol>
    <li>The need to support a variety of standards such as PCI Express and 10 Gigabit Ethernet (GbE) well ahead of equipment manufacturers</li>
    <li>The constant pressure to upgrade products that support emerging standards, new features, and new functionality</li>
</ol>
<p>As a result, designers need programmable solutions that provide the flexibility to upgrade and prolong the life of the tester equipment. Programmability is both a business and design requirement, making FPGAs the ideal solution for these applications.</p>
<p>Figure 1 illustrates the use of Altera<sup><font size="2">&reg;</font></sup> FPGAs and intellectual property (IP) functions in a multiport network/protocol analyzer. There are three key functional blocks in a typical tester line card &ndash; generator, framer/MAC, and analyzer. The generator generates the test pattern, which is sent to the framer for framing and then over to the device under test (DUT). Once the data comes back from the DUT, the framer sends the data to the analyzer for bit-error rate testing, histogram, and various other test procedures.</p>
<p><strong><em>Figure 1. Multiport Network/Protocol Analyzer</em></strong></p>
<p><img border="0" alt="Figure 1. Multiport Network/Protocol Analyzer" src="/end-markets/test-measurements/images/hc2_net_protocol_fig1.gif" width="399" height="218" /></p>
<h3>Key System Architecture Variables</h3>
<ul>
    <li>Number of ports per line card</li>
    <li>Power (total power dissipation per board: maximum 50 - 60 Watts)</li>
    <li>Multiple ports with varying network protocols (Ethernet, GbE, optical, etc.)</li>
    <li>Software/hardware partitioning (Layers 1 - 7)</li>
</ul>
<h3>Altera Solutions</h3>
<p>The feature-rich architecture of the&nbsp;<a href="/products/devices/stratix-fpgas/about/stx-about.html">Stratix<sup><font size="2">&reg;</font></sup></a>,&nbsp;<a href="/products/devices/arria-fpgas/about/arr-about.html">Arria<sup><font size="2">&reg;</font></sup></a>, and&nbsp;<a href="/products/devices/cyclone-about/cyc-about.html">Cyclone<sup><font size="2">&reg;</font></sup></a>&nbsp;series FPGAs provides an excellent solution for communication tester equipment production needs. These programmable device families give system designers flexibility, performance, integration, and design resources that are not available in any other device solution. These devices along with Altera&rsquo;s extensive portfolio of IP cores give designers industry-leading development solutions for the next generation of communication tester equipment.</p>
<p><a href="/products/devices/stratix-fpgas/about/stx-about.html">Stratix</a> series FPGAs use a high-performance architecture that accelerates block-based designs for maximum system performance. Stratix devices include up to 1,100K equivalent logic elements (LEs), up to 53 Mb of embedded memory, high-performance, variable-precision&nbsp;digital signal processing (DSP) blocks with up to 3600+ 18x18 high-performance multipliers, and flexible I/Os for most popular interface standards.</p>
<p>Stratix series devices also include <a href="/technology/high_speed/hs-index.html">transceivers</a> capable of data rates up to 28 Gbps, as well as up to 66 full-duplex transceiver channels supporting data rates up to 12.5 Gbps, with the accuracy required for multiple serial protocols such as <a href="/technology/high_speed/protocols/pci_exp/pro-pci_exp.html">PCI Express</a> 1.1, 2.0, and 3.0. The inclusion of integrated transceivers in some family members provides a solution that is both cost- and board-space-efficient for communication tester products. Built on the Stratix architecture, Stratix devices include the embedded memory and LE resources needed for input and output data processing functions, such as framing, bit-error rate testing, and clock signal synchronization.</p>
<p>Low-cost <a href="/products/devices/cyclone-about/cyc-about.html">Cyclone</a> series FPGAs are a precise fit for applications that need a lower price per port. &nbsp;A Cyclone device can be used with Altera IP cores, such as the 10/100 Ethernet MAC controller core, to reduce design time. The <a href="/products/ip/processors/nios2/tools/ide/ni2-ide.html">Nios<sup><font size="2">&reg;</font></sup> II embedded processor</a> can be used to perform some of the control functions within the system. The integration of various discrete devices into a single Cyclone device decreases the number of components on board and also reduces design cost and time. Cyclone devices have a highly efficient device architecture and meet the performance and price requirements of cost-sensitive communication test products. The low-cost Cyclone devices used in combination with Altera IP cores can lead to shortened development cycles for faster time-to-market and significant cost savings.</p>
<p>Altera offers a variety of IP cores that can be utilized in tester equipment. <a href="/technology/high_speed/hs-index.html">High-speed chip-to-chip interfaces</a> such as SFI, SPI3, SPI4.x, SGMII, and XAUI, and memory interfaces such as DDR3 and RLDRAM III can be downloaded from Altera's <a href="/products/ip/ipm-index.html">IP Megastore<sup><font size="2">&reg;</font></sup></a> website.</p>
<table border="1" cellspacing="0" cellpadding="3" width="100%">
    <tbody>
        <tr>
            <td colspan="2"><em><strong>Table 1. Intellectual Property, Development Kits, and Reference Designs</strong></em></td>
        </tr>
        <tr bgcolor="#000099">
            <th align="left"><font color="#ffffff">Digital Signal Processing</font></th>
            <th><font color="#ffffff">Embedded Processors</font></th>
        </tr>
        <tr>
            <td valign="top">
            <ul>
                <li><a href="/products/ip/dsp/filtering/ipm-index.jsp">Filtering</a></li>
                <li><a href="/products/ip/dsp/modulation_demodulation/ipm-index.jsp">Mod/Demodulation</a></li>
                <li><a href="/products/ip/dsp/transforms/ipm-index.jsp">Transforms</a></li>
                <li><a href="/products/ip/dsp/encryption_decryption/ipm-index.jsp">En/Decryption</a></li>
                <li><a href="/products/ip/dsp/correlation/ipm-index.jsp">Correlation</a></li>
                <li><a href="/products/ip/dsp/error_detection_correction/ipm-index.jsp">Error Det/Correction</a></li>
                <li><a href="/products/ip/dsp/arithmetic/ipm-index.jsp">Arithmetic</a></li>
                <li><a href="/products/ip/dsp/signal_generation/ipm-index.jsp">Signal Generation</a></li>
            </ul>
            </td>
            <td valign="top" nowrap="nowrap">
            <ul>
                <li><a href="/products/ip/processors/nios2/ni2-index.html">Nios II</a>
                <ul>
                    <li><a href="/products/ip/processors/nios2/cores/ni2-processor_cores.html">Cores</a></li>
                    <li><a href="/products/ip/processors/nios2/benefits/ni2-benefits.html">Benefits</a></li>
                    <li><a href="/products/ip/processors/nios2/tools/ni2-development_tools.html">Development Tools</a></li>
                    <li><a href="/products/ip/processors/nios2/kits/ni2-dev_kits.html">Development Kits</a></li>
                    <li><a href="/corporate/cust_successes/customer_quotes/nios/cqt-nios.html">Customer Successes</a></li>
                    <li><a href="/literature/lit-nio2.jsp">Literature</a></li>
                </ul>
                </li>
                <li><a href="/products/ip/processors/nios/nio-index.html">Nios</a></li>
                <li><a href="/products/ip/processors/32_16bit/ipm-index.jsp">32/16-Bit CPUs</a></li>
                <li><a href="/literature/megafunctions/lit-ipproc.jsp">Literature</a></li>
            </ul>
            </td>
        </tr>
        <tr bgcolor="#000099">
            <th align="left"><font color="#ffffff">Interfaces and Peripherals</font></th>
            <th><font color="#ffffff">Communications</font></th>
        </tr>
        <tr>
            <td valign="top">
            <ul>
                <li><a href="/products/ip/iup/peripherals/ipm-index.jsp">Peripherals</a></li>
                <li><a href="/technology/high_speed/protocols/pci_exp/pro-pci_exp.html">PCI Express</a></li>
                <li><a href="/products/ip/iup/memory/ipm-index.jsp">Memory Controllers</a></li>
                <li><a href="/products/ip/iup/usb/ipm-index.jsp">USB</a></li>
                <li><a href="/products/ip/iup/pcmcia/ipm-index.jsp">PCMCIA</a></li>
                <li><a href="/products/ip/iup/ethernet/ipm-index.jsp">Ethernet</a></li>
                <li><a href="/products/ip/iup/i2c/ipm-index.jsp">I<sup><font size="2">2</font></sup>C</a></li>
                <li><a href="/products/ip/iup/powerpc/ipm-index.jsp">PowerPC Bus</a></li>
                <li><a href="/products/ip/iup/hypertransport/ipm-index.jsp">HyperTransport</a><sup><small>TM</small></sup>&nbsp;</li>
                <li><a href="/products/ip/iup/rapidio/ipm-index.jsp">RapidIO<sup><font size="2">&reg;</font></sup></a></li>
                <li><a href="/products/ip/iup/seriallite/ipm-index.jsp">SerialLite</a></li>
                <li><a href="/products/ip/iup/additional_functions_iup/ipm-index.jsp">Additional Functions</a></li>
            </ul>
            </td>
            <td valign="top">
            <ul>
                <li><a href="/products/ip/communications/packet/ipm-index.jsp">Cell/Packet</a></li>
                <li><a href="/products/ip/communications/sonet/ipm-index.jsp">SONET/SDH</a></li>
                <li><a href="/products/ip/communications/pdh/ipm-index.jsp">PDH (T/E Carrier)</a></li>
                <li><a href="/products/ip/communications/codec/ipm-index.jsp">Encoding/Decoding</a></li>
                <li><a href="/products/ip/communications/hdlc/ipm-index.jsp">HDLC</a></li>
                <li><a href="/products/ip/communications/utopia/ipm-index.jsp">Utopia</a></li>
                <li><a href="/products/ip/communications/pos_phy/ipm-index.jsp">POS-PHY</a></li>
                <li><a href="/products/ip/communications/bluetooth/ipm-index.jsp">Bluetooth</a></li>
                <li><a href="/products/ip/communications/flexbus/ipm-index.jsp">FlexBus</a></li>
                <li><a href="/products/ip/communications/additional_functions_comm/ipm-index.jsp">Additional Functions</a></li>
                <li><a href="/literature/megafunctions/lit-ipcom.jsp">Literature</a></li>
            </ul>
            </td>
        </tr>
    </tbody>
</table>
<h3>Additional Solutions</h3>
<ul>
    <li><a href="/products/software/sfw-index.jsp">Design Software</a></li>
    <li><a href="http://mysupport.altera.com/etraining">Training</a></li>
    <li><a href="/products/design_services/dsv-index.html">Design Services</a></li>
    <li><a href="/products/ip/ampp.html">Altera Megafunction Partner Program (AMPP<sup><font size="2">SM</font></sup>)</a></li>
</ul>
<h3>Related Links</h3>
<ul>
    <li><a href="/technology/high_speed/hs-index.html">Transceiver Portfolio</a></li>
</ul>]]></description></item></channel></rss>