<?xml version="1.0" encoding="gbk"?> <rss version="2.0"><channel> <title>定阅帖子更新</title> <link>http://www.broadkey.com.cn/XML.ASP</link><description>TEAM Board - 科伟奇电子</description> <copyright>TEAM 2.0.5 Release</copyright><generator>TEAM Board by TEAM5.Cn Studio</generator> <ttl>30</ttl><item><link>http://www.broadkey.com.cn/Thread.asp?tid=571 </link><title>Radar&amp;nbsp;and&amp;nbsp;Sensors</title><author>jony</author><pubDate>2010/7/8 9:40:11</pubDate><description><![CDATA[<p>Modern warfare in urban and mountainous environments depends heavily upon situational awareness. Combat personnel in the air, at sea, and on the ground need to monitor their surrounding environments and identify threats as soon as possible. State-of-the-art military sensors must process vast amounts of data to provide &ldquo;actionable intelligence&rdquo; as rapidly as possible. This requires high processing rates (in GMACS and GFLOPs), high-speed transceivers for system bandwidth, power vs. performance design flexibility, and a robust design flow to meet modern weapon system demands.</p>
<p>High-speed signal processing is critical to the function of advanced sensor systems. To meet the demands of radar and sensor system designs, Altera offers <a href="/technology/dsp/advanced-blockset/dsp-advanced-blockset.html">digital signal processing</a> (DSP) power in its high-density <a href="/products/devices/stratix-fpgas/about/stx-about.html">Stratix<sup><font size="2">&reg;</font></sup> series FPGAs</a> and <a href="/products/devices/hardcopy-asics/about/hrd-index.html">HardCopy<sup><font size="2">&reg;</font></sup> series ASICs</a>.</p>
<p>&nbsp;</p>
<p><em><strong>Figure 1. Sensor Array Block Diagram</strong></em></p>
<p><img title="" border="0" alt="" src="/end-markets/military-aerospace/images/EWsystem.gif" width="606" height="363" /></p>
<p>Altera's 28-nm Stratix V FPGAs can address the unique design requirements of radar and advanced sensor technologies. With 825-Gbps full-duplex serial transceiver bandwidth,&nbsp;large DSP counts, excellent signal integrity, highly scalable embedded processing blocks, and logic density leadership up to 1,100K logic elements (LEs), Stratix V FPGAs offer true system-on-programmable-chip (SOPC) possibilities for military sensor designs.</p>
<p>Stratix V FPGAs provide the following advantages for radar and sensor applications:</p>
<ul>
    <li><a href="/technology/dsp/variable-precision/dsp-variable-precision.html">Variable-precision digital signal processing (DSP) architecture, offering native 27x27 multipliers and 64-bit accumulators</a> (See Figure 2)</li>
    <li><a href="/products/ip/dsp/arithmetic/m-alt-float-point.html">Efficient hardware support and IP cores for floating-point implementations</a></li>
    <li><a href="/products/devices/stratix-fpgas/stratix-v/transceivers/stxv-transceivers.html">Industry-leading transceivers with an option delivering speeds up to 28-Gbps chip-to-chip data rates</a></li>
    <li><a href="/products/devices/stratix-fpgas/stratix-v/overview/stxv-overview.html">Industry-leading logic, memory, and DSP density</a></li>
    <li><a href="/products/devices/stratix-fpgas/stratix-v/overview/partial-reconfiguration/stxv-part-reconfig.html">User-friendly partial reconfiguration, over large or small portions of the FPGA</a></li>
    <li><a href="/products/devices/stratix-fpgas/about/single-event-upset/stx-single-event-upset.html">Automatic single event upset (SEU) detection and correction</a></li>
    <li><a href="/products/devices/stratix-fpgas/about/low-power-consumption/stx-power-about.html">Programmable Power Technology, to automatically reduce power consumption where performance requirements allow</a>&nbsp;</li>
    <li><a href="/products/devices/stratix-fpgas/about/security/stx-design-security.html">Design security and anti-tamper features, including government-approved Advanced Encryption Standard (AES) encryption</a></li>
    <li><a href="/technology/dsp/advanced-blockset/dsp-advanced-blockset.html">High-productivity Simulink design flow, with fMAX and latency-constrained synthesis of optimized register transfer level (RTL)</a></li>
    <li><a href="/products/devices/hardcopy-asics/hardcopy-v/hcv-index.jsp">Seamless migration to HardCopy ASICs for power and performance enhancements</a>&nbsp;</li>
</ul>
<p><em><strong>Figure 2. Variable-Precision DSP Block Architectures</strong></em>&nbsp;</p>
<h3><img alt="Figure 2. Variable Precision DSP Block Architectures" src="/technology/dsp/images/var-precision-dsp-hp.gif" width="527" height="339" />&nbsp;<br />
<img alt="Figure 2. Variable Precision DSP Block Architectures" src="/technology/dsp/images/var-precision-dsp.gif" width="527" height="339" />&nbsp;</h3>
<h3>Prototype on FPGA, Ship on ASIC</h3>
<p>With 28-nm HardCopy V ASICs with high-speed transceivers, you have more options for high-speed logic. Design, prototype, and test using Stratix V transceiver FPGAs. When you're ready for production, migrate your design to HardCopy V transceiver ASICs. HardCopy V ASICs can reduce power by up to 50 percent, increase&nbsp; performance, and&nbsp;enhance SEU immunity in&nbsp;your system. Transitioning from FPGA to ASIC, using Altera&rsquo;s design flow, costs less than 20 percent of traditional ASIC design and requires no additional design tools outside of Quartus&reg; II software.</p>
<h3>Related Links</h3>
<ul type="disc">
    <li><a href="/literature/wp/wp-01038.pdf"><em>Optimizing Radar and Advanced Sensor Functions with FPGAs</em> White Paper (PDF)</a></li>
    <li><a href="/products/devices/stratix-fpgas/stratix-v/stxv-index.jsp">Stratix V FPGAs</a></li>
    <li><a href="/products/devices/hardcopy-asics/hardcopy-v/hcv-index.jsp">HardCopy V ASICs</a></li>
    <li><a href="/technology/dsp/dsp-index.jsp">DSP Solutions</a></li>
    <li><a href="/technology/dsp/dsp-builder/dsp-simulink.html">DSP Builder and Simulink</a></li>
    <li><a href="/technology/high_speed/hs-index.html">Transceiver Portfolio</a></li>
    <li><a href="/products/software/products/sopc/sop-index.html">SOPC Builder for Design Productivity</a></li>
    <li><a href="/products/devices/stratix-fpgas/stratix-iv/end-markets-applications/stxiv-military.html">Military Risk and Productivity</a></li>
    <li><a href="http://rfdesign.com/military_defense_electronics/fpga-signal-processing-sonar-dsp-1207/">Article: <em>FPGA Signal Processing for Radar/Sonar Applications</em></a></li>
</ul>]]></description></item></channel></rss>